# Temperature dependence of the electrical characteristics of ZnO thin film transistor with high-*k* NbLaO gate dielectric

Cite as: J. Vac. Sci. Technol. B **39**, 012202 (2021); doi: 10.1116/6.0000522 Submitted: 4 August 2020 · Accepted: 10 November 2020 · Published Online: 7 December 2020



Hong-cheng Li,<sup>1</sup> Yu-rong Liu,<sup>1,a)</sup> Kui-wei Geng,<sup>1</sup> Wei-jing Wu,<sup>2</sup> Ruo-he Yao,<sup>1</sup> and Pui-to Lai<sup>3,a)</sup>

# AFFILIATIONS

<sup>1</sup>School of Microelectronics, South China University of Technology, Guangzhou 510640, China

<sup>2</sup>The State Key Laboratory of Luminescent Materials and Devices, South China University of Technology, Guangzhou 510640, China <sup>3</sup>Department of Electrical and Electronic Engineering, The University of Hong Kong, Pokfulam Road, Hong Kong 999077, China

<sup>a)</sup>Electronic addresses: phlyr@scut.edu.cn and laip@eee.hku.hk

# ABSTRACT

ZnO thin film transistor with high-k NbLaO/SiO<sub>2</sub> bilayer gate dielectric was fabricated by sputtering, and the temperature dependence of the electrical properties of the device was investigated in the temperature range of 293–353 K for clarifying thermally activated carrier generation and carrier transport mechanisms in the conducting channel. With the increase in the temperature, the transfer curve shifts toward the negative gate voltage direction with a negative shift of the threshold voltage, an increase in the off-state current and the subthreshold slope, and a significant increase in carrier mobility. The decrease in the threshold voltage is originated from the formation of oxygen vacancy and the release of free electrons in the ZnO channel, and the formation energy can be estimated to be approximately 0.3 eV. In both subthreshold and above-threshold regimes, the temperature dependence of the drain current shows Arrhenius-type dependence, and the activation energy is around 0.94 eV for a gate voltage of 2 V, reducing with the increase in the gate voltage. The temperature dependence of the ZnO film resistance also exhibits an Arrhenius-type behavior, indicating that the thermal activation conduction process is the dominant conduction mechanism in the ZnO film. Two types of thermal activation conduction processes are observed in the 303–373 K temperature range. This is explained in terms of the existence of two types of deep donors that are consecutively excited to the conduction band as the temperature increases.

Published under license by AVS. https://doi.org/10.1116/6.0000522

# I. INTRODUCTION

Zinc oxide (ZnO)-based thin film transistors (TFTs) have attracted much attention due to their advantages such as high field-effect mobilities, good uniformities, high transparencies in the visible light range, compatibility with the conventional a-Si TFT fabrication process, and the low-temperature deposition process for flexible electronics.<sup>1-3</sup> Over the past two decades, many efforts have been made to improve the device performance of oxide TFTs by optimizing the device structure,<sup>4</sup> using multicomponent ZnO-based oxides as an active layer,<sup>5</sup> and optimizing gate dielectric and its interface matching with the active channel layer<sup>6</sup> for nextgeneration active-matrix liquid-crystal displays (AMLCDs) and active-matrix organic light-emitting diode (AMOLED) displays. Recently, ZnO-based TFTs with ultralow-voltage operation have attracted special interest to make them particularly suitable for low-power applications such as portable and wearable electronics, flexible electronics, and integrated biosensors.<sup>7,8</sup> A widely accepted approach to decrease the operation voltage of TFTs is using high relative permittivity (high-*k*) gate dielectric (e.g., La<sub>2</sub>O<sub>3</sub>, ZrO<sub>2</sub>, Nb<sub>2</sub>O<sub>5</sub>, and HfO<sub>2</sub>) as well as decreasing the thickness of the gate dielectric film. Among them, Nb<sub>2</sub>O<sub>5</sub> has a dielectric constant of over 40, which has great potential in reducing the threshold voltage of TFTs.<sup>9</sup> However, Nb<sub>2</sub>O<sub>5</sub> film has high defect concentration, small bandgap, and high polarizability, which cause an increase in the gate leakage current. Fortunately, it has been reported that the incorporation of lanthanum in Nb<sub>2</sub>O<sub>5</sub> can enlarge its bandgap, inhibit the generation of oxygen vacancy, and reduce the defect concentration at the interface.<sup>10,11</sup> As a result, NbLaO may be a promising alternative high-k material as the gate dielectric of ZnO-based TFTs.

avs.scitation.org/journal/jvb



## **II. EXPERIMENTAL SECTION**

JVST B

The bottom-gate top-contact configuration ZnO TFT with NbLaO/SiO<sub>2</sub> gate dielectric was fabricated on the indium tin oxide (ITO) coated glass substrate, where the ITO layer is used as a common gate electrode, NbLaO/SiO2 as a bilayer gate dielectric, ZnO thin film as a channel layer, and Al thin film as source and drain electrodes, and the main processing steps are shown in Fig. 1. The ITO-coated glass substrates were cleaned by ultrasonic treatment in acetone, ethanol, and de-ionized water, successively. Next, an 8-nm SiO<sub>2</sub> layer acting as the buffer layer was deposited on the ITO layer by radio frequency (RF) sputtering (Discovery 635, Denton Vacuum) with a SiO<sub>2</sub> target in an Ar/O<sub>2</sub> (24/2 SCCM) gas mixture. During deposition, RF power and sputtering time were adjusted to be 50 W and 20 min, respectively. Then, the NbLaO film was deposited by the co-sputtering of the Nb metal target and La2O3 ceramic target in an Ar/O2 (26/4 SCCM) mixed ambient. During this process, the direct current/RF power for the Nb/La<sub>2</sub>O<sub>3</sub> targets was set as 0.02 A/45 W, and the sputtering time was set as 20 min. NbLaO/SiO2 bilayer gate dielectric was utilized to effectively lower the threshold voltage and improve interface characteristics. After that, all the samples were annealed in N2 (with a flow rate of 800 ml/min) at 300 °C for 30 min to improve the quality of the dielectric films.<sup>15</sup> Subsequently, a 77-nm ZnO



FIG. 1. Main processing steps of the ZnO-TFT with NbLaO/SiO\_2 stacking gate dielectric.

channel layer was deposited on the gate dielectric at room temperature by RF sputtering with a power of 50 W and sputtering time of 50 min in an Ar/O<sub>2</sub> (24/1 SCCM) gas mixture. Next, Al is thermally evaporated onto the active region through a shadow mask to form source and drain contact electrodes. Finally, all the samples were annealed in N<sub>2</sub> (800 ml/min) at 200 °C for 30 min to reduce the contact resistance of the source/drain electrodes. The TFT has a channel length (*L*) of 100  $\mu$ m and a channel width (*W*) of 350  $\mu$ m. In particular, except the annealing processes, all the other processes were carried out at room temperature.

The physical thicknesses of all films were measured by the spectroscopic reflectometer (NanoCalc-2000, Ocean Optics). X-ray diffraction (XRD) measurement was performed at room temperature in air using the Cu K $\alpha$  line (D8 ADVANCE, Bruker). The surface morphology of the ZnO film was analyzed by atomic force microscopy (AFM) (CPSM400S, Benyuan). The chemical composition of the NbLaO film was characterized by x-ray photoelectron spectroscopy (XPS) (Axis Ulatra DLD, Kratos). The electrical characteristics of the ZnO-TFTs and the ZnO film resistance at various temperatures were performed on cascade probe station with a *Temptronic* TP0315A temperature controller using a *Keithley* B1500A precision semiconductor parameter analyzer. To ensure the device is in the thermal equilibrium state at each fixed temperature to improve the accuracy of measurement, the I-V measurements were done after a hold time of 5 min at each fixed temperature.

#### **III. RESULT AND DISCUSSION**

The chemical composition of the NbLaO film is determined by XPS, and the Nb  $3d_{5/2}$ , La  $3d_{5/2}$ , and O 1s portions of the XPS signal are shown in Fig. 2, in which Gaussian fitting was made. According to the XPS results, the atomic ratio of Nb/(Nb + La) is calculated to be 18.5%. In Fig. 2(a), the peak position of the Nb  $3d_{5/2}$  spectrum is located at 207.18 eV, which is lower than the value of the Nb  $3d_{5/2}$  spectrum in the Nb<sub>2</sub>O<sub>5</sub> film without La doping.<sup>11</sup> The lower binding energy is due to the suppression of



FIG. 2. XPS spectra of (a) Nb  $3d_{5\prime 2},$  (b) La  $3d_{5\prime 2},$  and (c) O 1s for the NbLaO film.

oxygen vacancy by the La incorporation. The oxygen vacancy is positively charged with an electric field generated, thus resulting in an increase in binding energy.<sup>16</sup> In Fig. 2(b), the La  $3d_{5/2}$  peak is located at 835.2 eV, which is higher than the ideal La<sub>2</sub>O<sub>3</sub> reference peak (at 834 eV).<sup>16</sup> The increase in binding energy is originated from the formation of La–OH bond due to the moisture absorption of La<sub>2</sub>O<sub>3</sub> and the presence of La–O–Nb bond in NbLaO films.<sup>11</sup> The two O 1s peaks at 531.33 and 532.88 eV as shown in Fig. 2(c) should be originated from the La–OH bond and the Nb–OH bond,<sup>17</sup> respectively, while the two O1s peaks corresponding to La–O and Nb–O were not observed. A possible cause is the surface moisture absorption due to the absence of x-ray surface treatment of the sample.

Figure 3 shows the XRD pattern of the ZnO film. It can be seen from Fig. 3 that the ZnO film has a hexagonal wurtzite structure and a strong *c* axis orientation along the (002) plane. Besides the (002) peak, there are also other very small diffraction peaks corresponding to (100), (102), and (103) of ZnO. The crystallite size (D) of the ZnO film can be calculated to be 10.44 nm using Scherer's formula [D =  $k\lambda/(\beta \cos\theta)$ ] from the full width at half maxima (FWHM) of the (002) peak, where  $\lambda$  is the wavelength of Cu ka radiation (1.5406 Å), k is the correlation factor (0.89),  $\beta$  is the FWHM of the (002) peak, and  $\theta$  is Bragg's diffraction angle. The inset of Fig. 3 shows AFM surface morphology images (1 × 1  $\mu$ m<sup>2</sup>) of the ZnO film. It is observed that the grains are clearly visible, the surface shows numerous micropores, and the mean grain size can be estimated to be about 65 nm with a root mean square roughness of 2.1 nm.

Figure 4(a) shows the typical transfer characteristics of the ZnO TFT with the NbLaO/SiO<sub>2</sub> bilayer gate dielectric, which were measured at a drain voltage ( $V_{DS}$ ) of 5 V for various temperatures, ranging from 293 to 353 K. With the increase in the temperature, the transfer curve shifts toward the negative gate voltage direction, and the on-state current and the off-state leakage current increase clearly. In order to further reveal the temperature dependence of electrical properties of the device, the main electrical parameters,



FIG. 3. XRD pattern of the ZnO film. Inset: AFM surface morphology image of the ZnO film.



FIG. 4. Temperature-dependent transfer curves of the ZnO TFT. (a) for the temperature increased from room temperature (293 K) to 353 K, and (b) at room temperature (293 K) before and after the temperature-dependent measurement.

such as field-effect mobility ( $\mu_{\rm FE}$ ), threshold voltage ( $V_{\rm th}$ ), off-state current ( $I_{\rm off}$ ), and sub-threshold swing (SS), extracted from the transfer curves at various temperatures are shown in Fig. 5.  $\mu_{\rm FE}$  and  $V_{\rm th}$  were obtained by the equation  $I_{\rm D} = \mu_{\rm FE} W C_{\rm ox} (V_{\rm GS} - V_{\rm TH})^2/2L$ , where W and L are the channel width and length, respectively, and  $C_{\rm ox}$  is the gate insulator capacitance per unit area of 141 nF/cm<sup>2</sup> measured by a metal-insulator-semiconductor (MIS) structure for a testing frequency of 100 KHz. The device at room temperature exhibits high performance with a field-effect mobility of 32.46 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, a threshold voltage of 3.16 V, a sub-threshold swing of 110 mV/Dec, a current on/off ratio of  $1.8 \times 10^7$ , and a low operation gate voltage of less than 5 V.

Figure 4(b) shows the transfer characteristics of the ZnO TFT at room temperature (293 K) before and after the temperaturedependent measurement. Previous reports indicated that the temperature effect in the transfer characteristics of oxide TFT is reversible.<sup>18,19</sup> However, it should be noted that the transfer characteristics at room temperature (293 K) cannot be fully reproduced



**FIG. 5.** Temperature dependence of electrical parameters of the ZnO-TFT. (a) *V*th ~ T, the inset shows the experimental plot and the fitted curve for  $\Delta V_{\rm th}$  vs 1000/T in the temperature range between 293 and 353 K, (b)  $\mu_{\rm FE}$ -T curve, and (c)  $l_{\rm off}$ -T curve at  $V_{\rm GS}$ = -2 V and SS-T curve. Symbols represent experimental data, and solid lines represent linear ( $l_{\rm off}$ ) and polynomial (SS) approximate curves.

after the high temperature measurements, implying that the change in the transfer characteristics due to increasing temperature is not fully reversible. This can be explained that a few oxygen atoms leaving the lattice sites due to thermal excitation do not return to their original sites and still reside in the interstitial sites and thus causing oxygen vacancies to be higher than that before the temperature characteristic measurement. Therefore, a slight shift toward negative gate voltage is observed in the transfer characteristic curve compared to room temperature before the temperature-dependence measurement.

It can be clearly seen from Fig. 5(a) that  $V_{\rm th}$  decreases from 3.16 to 1.92 V with the increase in temperature from 293 to 353 K, which is related to an increase in carrier concentration in the channel. In general, free electrons in oxide semiconductor materials are mainly induced by oxygen vacancies.<sup>20</sup> When the temperature increases, thermally excited oxygen atoms can leave their original sites and move into the interstitial sites, thus inducing vacancies (point defects) and releasing free electrons. Therefore, the lower threshold voltage observed at higher temperatures can be attributed to these free electrons generated along with the oxygen vacancies in the ZnO active layer.<sup>19,21</sup> Based on the assumption that an oxygen vacancy induces two free electrons and the density of point defects *n* is much lower than the densities of lattice and interstitial sites, *n* can be expressed as<sup>19</sup>

$$n = S_1 \cdot \exp\left(-\frac{E_{\rm P}}{3k_{\rm B}T}\right),\tag{1}$$

where  $S_1$  denotes the constant related to the entropy for the formation of one vacancy and two free electrons,  $E_P$  is the defect formation energy of oxygen vacancy, and  $k_B$  is the Boltzmann constant.

Therefore, the  $V_{\text{th}}$  decrease ( $\Delta V_{\text{th}}$ ) in Fig. 5(a) can be described in terms of temperature and defect formation energy by

$$\Delta V_{\rm th} \cdot C_{\rm ox} = \Delta Q$$
$$= 2qt_{\rm ZnO}S_1 \cdot \left(\exp\left(-\frac{E_{\rm P}}{3k_{\rm B}T}\right) - \exp\left(-\frac{E_{\rm P}}{3k_{\rm B}T_0}\right)\right), \quad (2)$$

where  $T_0$  stands for the room temperature (293 K), q the electric charge, and  $t_{ZnO}$  the thickness of the ZnO active layer. The inset of Fig. 5(a) shows the experimental plot of  $\Delta V_{\rm th} - 1000/T$ , which is in good agreement with numerical simulation by using Eq. (2), indicating the validity of the model. The corresponding fitting parameters  $E_p$  and  $S_1$  are 0.3 eV and  $4.42 \times 10^{18}$  cm<sup>-3</sup>, respectively. Based on the obtained parameter values, the oxygen vacancy concentration in the ZnO active layer is calculated to be  $8.45 \times 10^{16}$  and  $1.66 \times 10^{17}$  cm<sup>-3</sup> at the temperatures of 293 and 353 K, respectively. The estimated defect formation energy in the ZnO active layer is less than those of the typical oxide semiconductor reported in previous literature, <sup>19,20,22</sup> which should be related to low crystallinity and low density of the ZnO channel layer resulted from sputtering deposition at room temperature and annealing treatment at low temperature (300 °C) for 30 min.

In order to further understand the carrier transport mechanism in ZnO-TFT, the electron mobility as a function of temperature was extracted and plotted in Fig. 5(b). The carrier mobility always increases with increasing temperature, with an electron mobility of 32.46 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> at room temperature (293 K) and 147.85 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> at the temperature of 353 K, indicating that the carrier transport process within the ZnO-TFT is not governed by band conduction or percolation in the conduction band<sup>22</sup> but by thermal-activation-type conduction. At higher temperatures, more electrons can escape from localized states and contribute to the free carrier, which causes an increase in  $\mu_{\rm FE}$  and a decrease in  $V_{\rm th}$ .

Temperature dependence of off-state current  $(I_{off})$  and SS of the device is shown in Fig. 5(c). The relatively high off-state current could be due to the large area of the source/drain electrodes that overlap with the gate electrode (not patterned). The increase in  $I_{\rm off}$ with increasing temperature should be attributed to the increases in the gate-leakage current and defects in the ZnO active layer. As already mentioned above, defects induced by thermal activation increase with increasing the temperature, thereby causing an increase of generation-recombination current in the depletion region, in which the transistor is in off-state operation (VGS = -2V). On the other hand, the gate-leakage current seems to be thermally activated and increases with increasing temperature. This behavior might be related to the properties of the gate dielectric layer. The increase in SS with increasing temperature should be attributed to the increases in defects induced by thermal activation in the bulk of the ZnO active layer and gate dielectric and at the interface between gate dielectric and the channel layer.

Based on the above mentioned, the carrier transport process in the ZnO-TFT is governed by thermal-activation-type conduction. To further study the conduction mechanism present in the ZnO-TFT, the corresponding temperature dependence of the drain current ( $I_{\rm DS}$ ) versus 1000/T in the above-threshold region was obtained for different gate voltages varying from 2 to 6 V and a fixed  $V_{\rm DS}$  of 5 V as shown in Fig. 6. Clearly, the log ( $I_{\rm DS}$ ) –1000/T plots exhibit a good linear dependency, indicating that the thermally activated carrier transport process is followed by Arrhenius-type temperature dependence. Based on the Arrhenius model, the drain current can be expressed with the following



**FIG. 6.** Temperature dependence of  $I_{DS}$  vs 1000/T for different  $V_{GS}$  in both subthreshold and above-threshold regimes.

equation:23,24

$$I_{\rm DS} = I_{\rm DS0} \cdot \exp\left(-\frac{E_a}{k_B T}\right),\tag{3}$$

where  $I_{DS0}$  is a prefactor,  $E_a$  is the activation energy, and  $k_B$  is the Boltzmann constant. If the predominant conduction mechanism is hopping, E<sub>a</sub> describes the energy required to release an electron from the localized states and is equal to the difference in energy between the minimum of the conduction band E<sub>C</sub> and the Fermi level  $E_F$ . As shown in Fig. 4(a), the sub-threshold current and above-threshold current have strong temperature dependence implying high activation energy. The dependence of  $E_a$  extracted from Fig. 6 on the gate voltage is plotted in Fig. 7.  $E_{\rm a}$  decreases monotonically with the increase in the gate voltage, which is 0.94 and 0.3 eV for  $V_{GS} = 2 V$  and  $V_{GS} = 6 V$ , respectively. It is well known for the MIS structure that the gate voltage determines the energy band structure of the semiconductor surface. Figures 7(b) and 7(c) show the schematic energy band diagram illustrating the suggested carrier transport mechanisms for  $V_{GS} = V_{GS1}$  and  $V_{GS} = V_{GS2}$  ( $V_{GS1} < V_{GS2}$ ). For oxide semiconductor TFTs, most of the induced charges in the channel are captured by localized states with a small fraction going into the conduction band, which have contributed to the drain current. With increasing gate voltage (e.g.,  $V_{GS} = V_{GS2}$ ), the Fermi level  $E_F$  moves closer to the edge of the conduction-band until it reaches the tail states, and thus, the extracted  $E_{a}$  decreases. The density of the tail states is so high that the Fermi level is pinned in the tail states,<sup>25</sup> thereby causing the reduced slope of the  $E_a$  versus gate voltage curve in Fig. 7(a). In addition, it is worth mentioning that the  $E_a$  values for various  $V_{\rm GS}$  are close to those of the amorphous silicon TFTs, but significantly higher than those obtained in oxide semiconductor TFTs.<sup>19</sup> The result may originate from the high density of states in the bulk of ZnO and at ZnO/NbLaO interface due to low crystallinity and low density of the ZnO channel layer deposited at room temperature and low-temperature (300 °C) annealing.

To escape the effect of the gate voltage on carrier transport in the ZnO film, the gate electrode is open, where the ZnO film is regarded as a resistance and the external voltage was applied between the source and drain electrodes. The measurement on the temperature dependence of the resistance can provide very useful information about the carrier transport mechanism and the associated impurity levels and their energy distribution in the semiconductor material. The current-voltage (I-V) characteristics were measured at various fixed temperatures between 303 and 373 K, as shown in Fig. 8(a). It can be noted that the current increases significantly with the increase in temperature under same applied voltage, and the I-V characteristics are nonlinear for a fixed temperature. This can be explained as follows: It can be manifested based on the XRD pattern in Fig. 3 that the ZnO film is polycrystalline with a hexagonal wurtzite structure. As the temperature increases, the carrier at the donor level in the grain is thermally excited to the conduction band and its mobility is improved, thus enhancing the grain conductivity. On the other hand, the oxygen diffuses into the grain boundary to form the acceptor surface state during radio frequency sputtering of the ZnO film, thus forming the Schottky barrier with a certain barrier height



**FIG. 7.** (a) Dependence of the activation energy ( $E_a$ ) on the  $V_{GS}$  for  $I_D$  in the above-threshold region for the ZnO-TFT; (b) and (c) they show the schematic energy band diagram illustrating the suggested carrier transport mechanisms for  $V_{GS} = V_{GS1}$  and  $V_{GS} = V_{GS2}$  ( $V_{GS1} < V_{GS2}$ ).

which is the cause of appearance of the nonlinear I-V characteristics. As the temperature increases, the ability of thermally activated carriers to cross the Schottky barrier increases and the grain boundary resistivity decreases, so resulting in an increase in the current. Taking

ARTICLE



FIG. 8. (a) Current-voltage curves of the ZnO thin-film resistance at different temperatures. (b) The logarithm of the resistance as a function of the reciprocal of temperature. The symbols are experimental data and the solid curve is a least-squares fit to Eq. (4).

the nonlinear I-V curves into account, the resistance at a given temperature was determined from the linear regime around the bias voltage of 7 V in Fig. 8(a). Figure 8(b) shows the variation in the logarithm of the ZnO film resistance with reciprocal temperature between 303 and 373 K. Two distinct slopes can be clearly seen in the two different temperature regimes of ~303–343 K (straight dashed line) and ~353–373 K (straight dotted line), respectively, indicating that the charge transport is obeyed by Arrhenius-type behavior. The experimental data (square symbols) can be quantitatively described by the following equation:<sup>26</sup>

$$\frac{1}{R} = \frac{1}{R_1} e^{-\frac{E_1}{k_{\rm B}T}} + \frac{1}{R_2} e^{-\frac{E_2}{k_{\rm B}T}},\tag{4}$$

where  $R_1$  and  $R_2$  are temperature insensitive resistance prefactors, and  $E_1$  and  $E_2$  are the relevant activation energies associated with the two kinds of thermal activation conduction processes. The fitted results by using Eq. (4) is plotted as the solid curve in Fig. 8(b), indicating that Eq. (4) can well describe the experimental result, where the fitted parameters of  $E_1$  and  $E_2$  are 0.79 and 0.15 eV, respectively. This observation illustrates that there exist two types of deep donors with an activation energy of  $E_1 \approx 0.79$  eV and of  $E_2 \approx 0.15$  eV in the ZnO film. For the temperature region below ~345 K, the deep donors at 0.15 eV can be easily excited to the conduction band, and thus, the temperature dependence of the resistance is largely determined by the number of the deep donors being excited to the conduction band. For the temperature region above ~345 K, two types of deep donors can be excited to the conduction band and are responsible for the electrical transport behavior. However, the temperature dependence of the resistance is mainly governed by the number of deep donors at 0.79 eV that are being excited to the conduction band.

## **IV. CONCLUSIONS**

The temperature-dependent electrical properties of ZnO TFT with NbLaO/SiO<sub>2</sub> as gate dielectric are investigated in the temperature range of 293-353 K to clarify thermally activated carrier generation and carrier transport mechanisms in the conducting channel. With the increase in the temperature, the drain current dramatically increases in all operation regions with a significant increase in the carrier mobility from 32.46 to  $147.85 \text{ cm}^2 \text{ V}^{-1} \text{ s}^{-1}$  and a decrease in the threshold voltage from 3.16 to 1.92 V. The decrease in the threshold voltage is originated from the formation of oxygen vacancy and the release of free electrons in the ZnO channel. In both subthreshold and above-threshold regimes, the temperature dependence of the drain current shows Arrhenius-type dependence. The temperature dependence of the ZnO film resistance is also well described by the thermally activated electrons. The thermally activated Arrhenius model proposes that the activated electrons are released from two types of deep donors with different activation energies into the conduction band and may result in the increase in the current.

#### ACKNOWLEDGMENTS

This work was supported by the National Natural Science Foundation of China (NNSFC; Grant No. 61871195), the Natural Science Foundation of Guangdong Province (Grant No. 2016A030313474), and the Fundamental Research Funds for the Central Universities (No. 2019ZD05).

## DATA AVAILABILITY

The data that support the findings of this study are available from the corresponding author upon reasonable request.

### REFERENCES

- <sup>1</sup>S. Vyas, Johns Matthey Technol. Rev. **64**, 202 (2020).
- <sup>2</sup>K. Kandpal and N. Gupta, Microelectron. Int. 35, 52 (2018).
- <sup>3</sup>M. F. Wang, X. F. Li, X. Xiong, J. Song, C. R. Gu, D. Zhan, Q. L. Hu, S. M. Li, and Y. Q. Wu, IEEE Electron Device Lett. **40**, 419 (2019).

<sup>4</sup>E. J. Park, H. M. Lee, Y. S. Kim, H. J. Jeong, J. Park, and J. S. Park, IEEE Electron Device Lett. **41**, 401 (2020).

<sup>5</sup>R. N. Bukke, J. K. Saha, N. N. Mude, Y. Kim, S. Lee, and J. Jang, ACS Appl. Mater. Interfaces 12, 35164 (2020).





<sup>6</sup>J. M. Lee, B. H. Choi, M. J. Ji, J. H. Park, J. H. Kwon, and B. K. Ju, Semicond. Sci. Technol. 24, 055008 (2009).

7. Jung, S. J. Kim, T. S. Jung, J. Na, D. H. Yoon, M. M. Sabri, and H. J. Kim, IEEE Trans. Electron Devices 64, 515 (2017).

<sup>8</sup>G. Cantarella, J. Costa, T. Meister, K. Ishida, C. Carta, F. Ellinger, P. Lugli, N. Munzenrieder, and L. Petti, Flex. Print. Electron. 5, 033001 (2020).

<sup>9</sup>S. J. Kim, B. J. Cho, M. Bin Yu, M. F. Li, Y. Z. Xiong, C. X. Zhu, A. Chin, and D. L. Kwong, IEEE Electron Device Lett. 26, 625 (2005).

<sup>10</sup>L. N. Liu, W. M. Tang, and P. T. Lai, Coatings 9, 217 (2019).

<sup>11</sup>J. Q. Song, C. Y. Han, and P. T. Lai, IEEE Trans. Electron Devices 63, 1928 (2016).

<sup>12</sup>X. M. Huang, C. F. Wu, H. Lu, F. F. Ren, D. J. Chen, R. Jiang, R. Zhang, Y. D. Zheng, and Q. Y. Xu, Solid-State Electron. **86**, 41 (2013).

<sup>13</sup>K. Heo et al., IEEE Trans. Electron Devices 64, 3183 (2017).

<sup>14</sup>C. C. Hsu, C. H. Chou, W. C. Jhang, and P. T. Chen, Physica B 569, 80 (2019).

<sup>15</sup>Y. R. Liu and Y. X. Xiang, J. Vac. Sci. Technol. B **37**, 062202 (2019).

<sup>16</sup>P. S. Bagus, F. Illas, G. Pacchioni, and F. Parmigiani, J. Electron Spectrosc. Relat. Phenom. **100**, 215 (1999). <sup>17</sup>J. Bhattarai, E. Akiyama, H. Habazaki, A. Kawashima, K. Asami, and K. Hashimoto, Corros. Sci. 40, 19 (1998).

<sup>18</sup>G. W. Chang, T. C. Chang, J. C. Jhu, T. M. Tsai, Y. E. Syu, K. C. Chang, Y. H. Tai, F. Y. Jian, and Y. C. Hung, Appl. Phys. Lett. **100**, 182103 (2012).

<sup>19</sup>K. Takechi, M. Nakata, T. Eguchi, H. Yamaguchi, and S. Kaneko, Jpn. J. Appl. Phys. 48, 011301 (2009).

<sup>20</sup>P. Bonasewicz, W. Hirschwald, and G. Neuman, Phys. Status Solidi A 97, 593 (1986).

<sup>21</sup>V. Gavryushin, G. Raciukaitis, D. Juodzbalis, A. Kazlauskas, and V. Kubertavicius, J. Cryst. Growth 138, 924 (1994).

<sup>22</sup>P. Kofstad, J. Phys. Chem. Solids **23**, 1571 (1962).

<sup>23</sup>S. C. Kim, Y. S. Kim, and J. Kanicki, Jpn. J. Appl. Phys. 54, 051101 (2015).

<sup>24</sup>C. Chen, K. Abe, H. Kumomi, and J. Kanicki, IEEE Trans. Electron Devices 56, 1177 (2009).

<sup>25</sup>Y. S. Lee, S. K. Fan, C. W. Chen, T. W. Yen, and H. C. Lin, 2013 International Conference on Advanced Infocomm Technology (ICAIT), Hsinchu, Taiwan, July 6–9, 2013 (IEEE, New York, 2013).

<sup>26</sup>C. C. Lien, C. Y. Wu, Z. Q. Li, and J. J. Lin, J. Appl. Phys. 110, 063706 (2011).