File Download
There are no files associated with this item.
Links for fulltext
(May Require Subscription)
- Publisher Website: 10.1109/CYBER.2013.6705466
- Scopus: eid_2-s2.0-84893965604
Supplementary
-
Citations:
- Scopus: 0
- Appears in Collections:
Conference Paper: Design and implementation for image reconstruction of CompressiveSensing using FPGA
Title | Design and implementation for image reconstruction of CompressiveSensing using FPGA |
---|---|
Authors | |
Keywords | FPGA Image Reconstruction Compressive Sensing |
Issue Date | 2013 |
Citation | 2013 IEEE International Conference on Cyber Technology in Automation, Control and Intelligent Systems, IEEE-CYBER 2013, 2013, p. 320-325 How to Cite? |
Abstract | A novel single pixel camera system has been introduced to overcome the current limitation and challenges of traditional focal plane arrays. This new hardware system mainly employs one photo-sensing element/pixel and a digital micromirror device (DMD). By consideration of a new mathematical theory and algorithms of compressive sampling, we can reconstruct images based on the measurement results of the photo-sensing element. However, the development reminds challenge. Since large amount of data is accessed and the inherent delay of instruction cycle within transporting data on the DMD, it makes real-time processing of image recovery difficult. Conventionally, the pattern data was transported to DMD from PC through USB interface. Since the USB interface limited the data transfer speed, the total time of signal collection and image reconstruction was about 30 minutes. In this paper, FPGA is used to transport data from SDRAM to control the DMD, and at the same time, the signal of the photo-sensing element is acquired. As a result the control of the DMD can be improved and imaging processing time can be reduced. The development includes various components such as SDRAM interface, FIFO Data buffer, ADC interface, USB interface and DMD control interface. Comparing with the method of transporting data through PC, the time for image recovery is greatly reduced. © 2013 IEEE. |
Persistent Identifier | http://hdl.handle.net/10722/213381 |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Bi, Sheng | - |
dc.contributor.author | Xi, Ning | - |
dc.contributor.author | Lai, King Wai Chiu | - |
dc.contributor.author | Pan, Xuwei | - |
dc.date.accessioned | 2015-07-28T04:07:05Z | - |
dc.date.available | 2015-07-28T04:07:05Z | - |
dc.date.issued | 2013 | - |
dc.identifier.citation | 2013 IEEE International Conference on Cyber Technology in Automation, Control and Intelligent Systems, IEEE-CYBER 2013, 2013, p. 320-325 | - |
dc.identifier.uri | http://hdl.handle.net/10722/213381 | - |
dc.description.abstract | A novel single pixel camera system has been introduced to overcome the current limitation and challenges of traditional focal plane arrays. This new hardware system mainly employs one photo-sensing element/pixel and a digital micromirror device (DMD). By consideration of a new mathematical theory and algorithms of compressive sampling, we can reconstruct images based on the measurement results of the photo-sensing element. However, the development reminds challenge. Since large amount of data is accessed and the inherent delay of instruction cycle within transporting data on the DMD, it makes real-time processing of image recovery difficult. Conventionally, the pattern data was transported to DMD from PC through USB interface. Since the USB interface limited the data transfer speed, the total time of signal collection and image reconstruction was about 30 minutes. In this paper, FPGA is used to transport data from SDRAM to control the DMD, and at the same time, the signal of the photo-sensing element is acquired. As a result the control of the DMD can be improved and imaging processing time can be reduced. The development includes various components such as SDRAM interface, FIFO Data buffer, ADC interface, USB interface and DMD control interface. Comparing with the method of transporting data through PC, the time for image recovery is greatly reduced. © 2013 IEEE. | - |
dc.language | eng | - |
dc.relation.ispartof | 2013 IEEE International Conference on Cyber Technology in Automation, Control and Intelligent Systems, IEEE-CYBER 2013 | - |
dc.subject | FPGA | - |
dc.subject | Image Reconstruction | - |
dc.subject | Compressive Sensing | - |
dc.title | Design and implementation for image reconstruction of CompressiveSensing using FPGA | - |
dc.type | Conference_Paper | - |
dc.description.nature | link_to_subscribed_fulltext | - |
dc.identifier.doi | 10.1109/CYBER.2013.6705466 | - |
dc.identifier.scopus | eid_2-s2.0-84893965604 | - |
dc.identifier.spage | 320 | - |
dc.identifier.epage | 325 | - |