File Download
There are no files associated with this item.
Links for fulltext
(May Require Subscription)
- Publisher Website: 10.1145/1146909.1147010
- Scopus: eid_2-s2.0-34547198038
- Find via
Supplementary
-
Citations:
- Scopus: 0
- Appears in Collections:
Conference Paper: Steiner network construction for timing critical nets
Title | Steiner network construction for timing critical nets |
---|---|
Authors | |
Keywords | Interconnect Redundancy Routing Steiner network |
Issue Date | 2006 |
Citation | Proceedings - Design Automation Conference, 2006, p. 379-384 How to Cite? |
Abstract | Conventionally, signal net routing is almost always implemented asSteiner trees. However, non-tree topology is often superior on timing performance as well as tolerance to open faults and variations. These advantages are particularly appealing for timing critical net routings in nano-scale VLSI designs where interconnect delay is a performance bottleneck and variation effects are increasingly remarkable. We propose Steiner network construction heuristics which can generate either tree or non-tree with different slack-wirelength tradeoff, and handle both long path and short path constraints. Incremental non-tree delay update techniques are developed to facilitate fast Steiner network evaluations. Extensive experiments in different scenarios show that our heuristics usually improve timing slack by hundreds of pico seconds compared to traditional tree approaches. Copyright 2006 ACM. |
Persistent Identifier | http://hdl.handle.net/10722/336034 |
ISSN | 2020 SCImago Journal Rankings: 0.518 |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Hu, Shiyan | - |
dc.contributor.author | Li, Qiuyang | - |
dc.contributor.author | Hu, Jiang | - |
dc.contributor.author | Li, Peng | - |
dc.date.accessioned | 2024-01-15T08:22:12Z | - |
dc.date.available | 2024-01-15T08:22:12Z | - |
dc.date.issued | 2006 | - |
dc.identifier.citation | Proceedings - Design Automation Conference, 2006, p. 379-384 | - |
dc.identifier.issn | 0738-100X | - |
dc.identifier.uri | http://hdl.handle.net/10722/336034 | - |
dc.description.abstract | Conventionally, signal net routing is almost always implemented asSteiner trees. However, non-tree topology is often superior on timing performance as well as tolerance to open faults and variations. These advantages are particularly appealing for timing critical net routings in nano-scale VLSI designs where interconnect delay is a performance bottleneck and variation effects are increasingly remarkable. We propose Steiner network construction heuristics which can generate either tree or non-tree with different slack-wirelength tradeoff, and handle both long path and short path constraints. Incremental non-tree delay update techniques are developed to facilitate fast Steiner network evaluations. Extensive experiments in different scenarios show that our heuristics usually improve timing slack by hundreds of pico seconds compared to traditional tree approaches. Copyright 2006 ACM. | - |
dc.language | eng | - |
dc.relation.ispartof | Proceedings - Design Automation Conference | - |
dc.subject | Interconnect | - |
dc.subject | Redundancy | - |
dc.subject | Routing | - |
dc.subject | Steiner network | - |
dc.title | Steiner network construction for timing critical nets | - |
dc.type | Conference_Paper | - |
dc.description.nature | link_to_subscribed_fulltext | - |
dc.identifier.doi | 10.1145/1146909.1147010 | - |
dc.identifier.scopus | eid_2-s2.0-34547198038 | - |
dc.identifier.spage | 379 | - |
dc.identifier.epage | 384 | - |