File Download
There are no files associated with this item.
Links for fulltext
(May Require Subscription)
- Publisher Website: 10.1109/DAC.2007.375282
- Scopus: eid_2-s2.0-34547315715
- Find via
Supplementary
-
Citations:
- Scopus: 0
- Appears in Collections:
Conference Paper: Gate sizing for cell library-based designs
Title | Gate sizing for cell library-based designs |
---|---|
Authors | |
Keywords | Dynamic programming Gate sizing |
Issue Date | 2007 |
Citation | Proceedings - Design Automation Conference, 2007, p. 847-852 How to Cite? |
Abstract | With increasing time-to-market pressure and shortening semiconductor product cycles, more and more chips are being designed with library-based methodologies. In spite of this shift, the problem of discrete gate sizing has received significantly less attention than its continuous counterpart. On the other hand, cell sizes of many realistic libraries are sparse, for example, geometrically spaced, which makes the nearest rounding approach inapplicable as large timing violations may be introduced. Therefore, it is highly desirable to design an effective algorithm to handle this discrete gate sizing problem. Such an algorithm is proposed in this paper. The algorithm is a continuous solution guided dynamic programming approach. A set of novel techniques, such as Locality Sensitive Hashing based solution selection and stage pruning, are also proposed to accelerate the algorithm and improve the solution quality. Our experimental results demonstrate that (1) nearest rounding approach often leads to large timing violations and (2) compared to the well-known Coudert's approach, the new algorithm saves 9% - 31% in area cost while still satisfying the timing constraint. Copyright 2007 ACM. |
Persistent Identifier | http://hdl.handle.net/10722/336054 |
ISSN | 2020 SCImago Journal Rankings: 0.518 |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Hu, Shiyan | - |
dc.contributor.author | Ketkar, Mahesh | - |
dc.contributor.author | Hu, Jiang | - |
dc.date.accessioned | 2024-01-15T08:22:24Z | - |
dc.date.available | 2024-01-15T08:22:24Z | - |
dc.date.issued | 2007 | - |
dc.identifier.citation | Proceedings - Design Automation Conference, 2007, p. 847-852 | - |
dc.identifier.issn | 0738-100X | - |
dc.identifier.uri | http://hdl.handle.net/10722/336054 | - |
dc.description.abstract | With increasing time-to-market pressure and shortening semiconductor product cycles, more and more chips are being designed with library-based methodologies. In spite of this shift, the problem of discrete gate sizing has received significantly less attention than its continuous counterpart. On the other hand, cell sizes of many realistic libraries are sparse, for example, geometrically spaced, which makes the nearest rounding approach inapplicable as large timing violations may be introduced. Therefore, it is highly desirable to design an effective algorithm to handle this discrete gate sizing problem. Such an algorithm is proposed in this paper. The algorithm is a continuous solution guided dynamic programming approach. A set of novel techniques, such as Locality Sensitive Hashing based solution selection and stage pruning, are also proposed to accelerate the algorithm and improve the solution quality. Our experimental results demonstrate that (1) nearest rounding approach often leads to large timing violations and (2) compared to the well-known Coudert's approach, the new algorithm saves 9% - 31% in area cost while still satisfying the timing constraint. Copyright 2007 ACM. | - |
dc.language | eng | - |
dc.relation.ispartof | Proceedings - Design Automation Conference | - |
dc.subject | Dynamic programming | - |
dc.subject | Gate sizing | - |
dc.title | Gate sizing for cell library-based designs | - |
dc.type | Conference_Paper | - |
dc.description.nature | link_to_subscribed_fulltext | - |
dc.identifier.doi | 10.1109/DAC.2007.375282 | - |
dc.identifier.scopus | eid_2-s2.0-34547315715 | - |
dc.identifier.spage | 847 | - |
dc.identifier.epage | 852 | - |