File Download
There are no files associated with this item.
Links for fulltext
(May Require Subscription)
- Publisher Website: 10.1109/TED.2023.3288502
- Scopus: eid_2-s2.0-85165280069
- Find via
Supplementary
-
Citations:
- Scopus: 0
- Appears in Collections:
Article: Enhanced Stability of SiZTO TFT Under Positive Voltage and Light Negative Voltage Stress and Modified Hysteresis of the CNTs/SiZTO CMOS Inverter by Si Doping
Title | Enhanced Stability of SiZTO TFT Under Positive Voltage and Light Negative Voltage Stress and Modified Hysteresis of the CNTs/SiZTO CMOS Inverter by Si Doping |
---|---|
Authors | |
Keywords | Carbon nanotubes (CNTs) CMOS inverter oxygen vacancy Si doping stability thin-film transistor (TFT) |
Issue Date | 1-Aug-2023 |
Publisher | Institute of Electrical and Electronics Engineers |
Citation | IEEE Transactions on Electron Devices, 2023, v. 70, n. 8, p. 4213-4219 How to Cite? |
Abstract | The property of Si-doped ZnSnO (SiZTO) thin film, thin-film transistor (TFT), and associated CMOS inverter has been optimized by Si doping. Under positive voltage and light negative voltage bias stresses, the SiZTO TFT shows a smaller threshold voltage shift (1.5 and 2.2 V, respectively) than that of the ZTO TFT (4.0 and 4.9 V, respectively). The C - V hysteresis has reduced from 3.5 V of ZTO TFT to 0.9 V of SiZTO TFT. A good electrical property and stability of SiZTO TFT ensure the construction of high-performance CMOS inverter constructed by SiZTO and solution processed semiconductor single-walled carbon nanotube (CNT) TFT. Moreover, by Si doping, the SiZTO-based CMOS inverter has shown a smaller hysteresis of about 0.17 V and a larger voltage gain of about 44.7 than that of undoped ZTO-based CMOS inverter (voltage gain ∼ 37.5 and hysteresis ∼ 0.31 V). The enhanced stability of SiZTO TFT and CMOS inverter is attributed to the suppression of oxygen vacancy by Si doping. This work provides an efficient strategy to improve the electrical and stability of ZTO/CNTs CMOS inverter and opens a new opportunity for use in wearable electronics and logic circuits. |
Persistent Identifier | http://hdl.handle.net/10722/346001 |
ISSN | 2023 Impact Factor: 2.9 2023 SCImago Journal Rankings: 0.785 |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Huang, Chuanxin | - |
dc.contributor.author | Ma, Dianguo | - |
dc.contributor.author | Guo, Zhongkai | - |
dc.contributor.author | Yao, Haiyun | - |
dc.contributor.author | Lv, Kaikai | - |
dc.contributor.author | Tian, Zhongjun | - |
dc.contributor.author | Liang, Lanju | - |
dc.contributor.author | Gao, Ju | - |
dc.contributor.author | Liu, Yunyun | - |
dc.contributor.author | Ding, Xingwei | - |
dc.date.accessioned | 2024-09-06T00:30:21Z | - |
dc.date.available | 2024-09-06T00:30:21Z | - |
dc.date.issued | 2023-08-01 | - |
dc.identifier.citation | IEEE Transactions on Electron Devices, 2023, v. 70, n. 8, p. 4213-4219 | - |
dc.identifier.issn | 0018-9383 | - |
dc.identifier.uri | http://hdl.handle.net/10722/346001 | - |
dc.description.abstract | The property of Si-doped ZnSnO (SiZTO) thin film, thin-film transistor (TFT), and associated CMOS inverter has been optimized by Si doping. Under positive voltage and light negative voltage bias stresses, the SiZTO TFT shows a smaller threshold voltage shift (1.5 and 2.2 V, respectively) than that of the ZTO TFT (4.0 and 4.9 V, respectively). The C - V hysteresis has reduced from 3.5 V of ZTO TFT to 0.9 V of SiZTO TFT. A good electrical property and stability of SiZTO TFT ensure the construction of high-performance CMOS inverter constructed by SiZTO and solution processed semiconductor single-walled carbon nanotube (CNT) TFT. Moreover, by Si doping, the SiZTO-based CMOS inverter has shown a smaller hysteresis of about 0.17 V and a larger voltage gain of about 44.7 than that of undoped ZTO-based CMOS inverter (voltage gain ∼ 37.5 and hysteresis ∼ 0.31 V). The enhanced stability of SiZTO TFT and CMOS inverter is attributed to the suppression of oxygen vacancy by Si doping. This work provides an efficient strategy to improve the electrical and stability of ZTO/CNTs CMOS inverter and opens a new opportunity for use in wearable electronics and logic circuits. | - |
dc.language | eng | - |
dc.publisher | Institute of Electrical and Electronics Engineers | - |
dc.relation.ispartof | IEEE Transactions on Electron Devices | - |
dc.subject | Carbon nanotubes (CNTs) | - |
dc.subject | CMOS inverter | - |
dc.subject | oxygen vacancy | - |
dc.subject | Si doping | - |
dc.subject | stability | - |
dc.subject | thin-film transistor (TFT) | - |
dc.title | Enhanced Stability of SiZTO TFT Under Positive Voltage and Light Negative Voltage Stress and Modified Hysteresis of the CNTs/SiZTO CMOS Inverter by Si Doping | - |
dc.type | Article | - |
dc.identifier.doi | 10.1109/TED.2023.3288502 | - |
dc.identifier.scopus | eid_2-s2.0-85165280069 | - |
dc.identifier.volume | 70 | - |
dc.identifier.issue | 8 | - |
dc.identifier.spage | 4213 | - |
dc.identifier.epage | 4219 | - |
dc.identifier.eissn | 1557-9646 | - |
dc.identifier.issnl | 0018-9383 | - |