File Download
Supplementary
-
Citations:
- Appears in Collections:
Conference Paper: Performance evaluation of FPGA implementations of high-speed addition algorithms
Title | Performance evaluation of FPGA implementations of high-speed addition algorithms |
---|---|
Authors | |
Keywords | FPGA Addition Performance evaluation Carry-ripple adder Carry-completion adder |
Issue Date | 1996 |
Publisher | S P I E - International Society for Optical Engineering. The Journal's web site is located at http://www.spie.org/app/Publications/index.cfm?fuseaction=proceedings |
Citation | High-Speed Computing, Digital Signal Processing, and Filtering Using Reconfigurable Logic, Boston, Massachusetts, USA, 20-21 November 1996. In Proceedings of SPIE, 1996, v. 2914, p. 26-33 How to Cite? |
Abstract | Driven by the excellent properties of FPGAs and the need for high-performance and flexible computing machines, interest in FPGA-based computing machines has increased dramatically. Fixed-point adders are essential building blocks of any computing systems. In this work, various high-speed addition algorithms are implemented in FPGAs devices, and their performance is evaluated with the objective of finding and developing the most appropriate addition algorithms for implementing in FPGAs, and laying the ground-work for evaluating and constructing FPGA-based computing machines. The results demonstrate that the performance of adders built with the FPGAs dedicated carry logic combined with some other addition algorithms will be greatly improved, especially for larger adders. |
Persistent Identifier | http://hdl.handle.net/10722/46578 |
ISSN | 2023 SCImago Journal Rankings: 0.152 |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Yu, WWH | en_HK |
dc.contributor.author | Xing, S | en_HK |
dc.date.accessioned | 2007-10-30T06:53:19Z | - |
dc.date.available | 2007-10-30T06:53:19Z | - |
dc.date.issued | 1996 | en_HK |
dc.identifier.citation | High-Speed Computing, Digital Signal Processing, and Filtering Using Reconfigurable Logic, Boston, Massachusetts, USA, 20-21 November 1996. In Proceedings of SPIE, 1996, v. 2914, p. 26-33 | - |
dc.identifier.issn | 0277-786X | en_HK |
dc.identifier.uri | http://hdl.handle.net/10722/46578 | - |
dc.description.abstract | Driven by the excellent properties of FPGAs and the need for high-performance and flexible computing machines, interest in FPGA-based computing machines has increased dramatically. Fixed-point adders are essential building blocks of any computing systems. In this work, various high-speed addition algorithms are implemented in FPGAs devices, and their performance is evaluated with the objective of finding and developing the most appropriate addition algorithms for implementing in FPGAs, and laying the ground-work for evaluating and constructing FPGA-based computing machines. The results demonstrate that the performance of adders built with the FPGAs dedicated carry logic combined with some other addition algorithms will be greatly improved, especially for larger adders. | en_HK |
dc.format.extent | 371620 bytes | - |
dc.format.extent | 3380 bytes | - |
dc.format.mimetype | application/pdf | - |
dc.format.mimetype | text/plain | - |
dc.language | eng | en_HK |
dc.publisher | S P I E - International Society for Optical Engineering. The Journal's web site is located at http://www.spie.org/app/Publications/index.cfm?fuseaction=proceedings | en_HK |
dc.relation.ispartof | Proceedings of SPIE | - |
dc.rights | Copyright 1996 Society of Photo‑Optical Instrumentation Engineers (SPIE). One print or electronic copy may be made for personal use only. Systematic reproduction and distribution, duplication of any material in this publication for a fee or for commercial purposes, and modification of the contents of the publication are prohibited. This article is available online at https://doi.org/10.1117/12.255826 | - |
dc.subject | FPGA | en_HK |
dc.subject | Addition | en_HK |
dc.subject | Performance evaluation | en_HK |
dc.subject | Carry-ripple adder | en_HK |
dc.subject | Carry-completion adder | en_HK |
dc.title | Performance evaluation of FPGA implementations of high-speed addition algorithms | en_HK |
dc.type | Conference_Paper | en_HK |
dc.identifier.openurl | http://library.hku.hk:4550/resserv?sid=HKU:IR&issn=0277-786X&volume=2914&spage=26&epage=33&date=1996&atitle=Performance+evaluation+of+FPGA+implementations+of+high-speed+addition+algorithms | en_HK |
dc.description.nature | published_or_final_version | en_HK |
dc.identifier.doi | 10.1117/12.255826 | en_HK |
dc.identifier.hkuros | 28911 | - |
dc.identifier.issnl | 0277-786X | - |