File Download

There are no files associated with this item.

Supplementary

Conference Paper: Dual-Mode Double Precision / Two-Parallel Single Precision Floating Point Multiplier Architecture

TitleDual-Mode Double Precision / Two-Parallel Single Precision Floating Point Multiplier Architecture
Authors
Issue Date2015
PublisherIEEE. The Journal's web site is located at http://ieeexplore.ieee.org/xpl/conhome.jsp?punumber=1001676
Citation
The 23rd IEEE International Conference on Very large Scale Integration (VLSI-SoC 2015), v. 23 How to Cite?
AbstractFloating point multiplication is an integral part of any contemporary computing system. This paper presents a configurable dual-mode double precision floating point mul- tiplier architecture, which can also process two-parallel single precision multiplication. This unified, double precision dual (two-parallel) single precision, architecture is named as DPdSP multiplier. The proposed architecture is based on the standard state-of-the-art flow of floating point multiplication, which can process normal and sub-normal operands along with exceptional case handling. The proposed architecture is aimed for a ASIC (UMC 90nm) implementation. The key single- mode design units in the computational flow (like mantissa multiplier, dynamic right/left shifters, leading one detector, etc) are re-designed for configurable dual-mode operation to enable efficient resource sharing. The proposed architecture is compared with the best available literature in terms of area, period and area×period/throughput complexity metric. The proposed dual mode architecture shows a significant improvement in design metrics and also provides more computation support.
Persistent Identifierhttp://hdl.handle.net/10722/214075

 

DC FieldValueLanguage
dc.contributor.authorJaiswal, MK-
dc.contributor.authorSo, HKH-
dc.date.accessioned2015-08-20T01:19:41Z-
dc.date.available2015-08-20T01:19:41Z-
dc.date.issued2015-
dc.identifier.citationThe 23rd IEEE International Conference on Very large Scale Integration (VLSI-SoC 2015), v. 23-
dc.identifier.urihttp://hdl.handle.net/10722/214075-
dc.description.abstractFloating point multiplication is an integral part of any contemporary computing system. This paper presents a configurable dual-mode double precision floating point mul- tiplier architecture, which can also process two-parallel single precision multiplication. This unified, double precision dual (two-parallel) single precision, architecture is named as DPdSP multiplier. The proposed architecture is based on the standard state-of-the-art flow of floating point multiplication, which can process normal and sub-normal operands along with exceptional case handling. The proposed architecture is aimed for a ASIC (UMC 90nm) implementation. The key single- mode design units in the computational flow (like mantissa multiplier, dynamic right/left shifters, leading one detector, etc) are re-designed for configurable dual-mode operation to enable efficient resource sharing. The proposed architecture is compared with the best available literature in terms of area, period and area×period/throughput complexity metric. The proposed dual mode architecture shows a significant improvement in design metrics and also provides more computation support.-
dc.languageeng-
dc.publisherIEEE. The Journal's web site is located at http://ieeexplore.ieee.org/xpl/conhome.jsp?punumber=1001676-
dc.relation.ispartofIFIP International Conference on Very Large Scale Integration (VLSI-SoC)-
dc.rightsIFIP International Conference on Very Large Scale Integration (VLSI-SoC). Copyright © IEEE.-
dc.rights©2015 IEEE. Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.-
dc.titleDual-Mode Double Precision / Two-Parallel Single Precision Floating Point Multiplier Architecture-
dc.typeConference_Paper-
dc.identifier.emailJaiswal, MK: manishkj@hku.hk-
dc.identifier.emailSo, HKH: skhay@hkucc.hku.hk-
dc.identifier.authoritySo, HKH=rp00169-
dc.identifier.hkuros249067-
dc.identifier.volume23-
dc.publisher.placeUnited States-

Export via OAI-PMH Interface in XML Formats


OR


Export to Other Non-XML Formats