File Download
There are no files associated with this item.
Links for fulltext
(May Require Subscription)
- Publisher Website: 10.1007/s00034-017-0559-9
- Scopus: eid_2-s2.0-85040026177
- WOS: WOS:000419472400018
- Find via
Supplementary
- Citations:
- Appears in Collections:
Article: An Unified Architecture for Single, Double, Double-Extended, and Quadruple Precision Division
Title | An Unified Architecture for Single, Double, Double-Extended, and Quadruple Precision Division |
---|---|
Authors | |
Keywords | Quadruple precision arithmetic Division ASIC FPGA Iterative architecture |
Issue Date | 2018 |
Publisher | Birkhaeuser Boston. The Journal's web site is located at http://link.springer.de/link/service/journals/00034/ |
Citation | Circuits, Systems, and Signal Processing, 2018, v. 37 n. 1, p. 383-407 How to Cite? |
Abstract | A hardware architecture for quadruple precision floating point division arithmetic with multi-precision support is presented. Division is an important yet far more complex arithmetic operation than addition and multiplication, which demands significant amount of hardware resources for a complete implementation. The proposed architecture also supports the processing of single-, double-, and double-extended precision computations with varied latency. An iterative multiplicative-based architecture for multi-precision quadruple precision division is proposed with small size and promising performance. The proposed mantissa division architecture, the most complex sub-unit, employs a series expansion methodology of division. The architecture follows the standard state-of-the-art flow for floating point division arithmetic with normal as well as subnormal processing. The proposed division architecture is synthesized using UMC 90nm ASIC standard cell library. It is also demonstrated using a Xilinx FPGA-based implementation which is integrated with a wide integer multiplier for mantissa division further optimized for FPGA implementations facilitating the built-in DSP blocks efficiently. When compared to existing quadruple precision divider available in the literature, the proposed architecture has 25% equivalent area saving, 2 × improvement in latency with improved speed on FPGA platform; and it has more than 50% area saving, 3 × improvement in latency-throughput with better speed on ASIC platform. |
Persistent Identifier | http://hdl.handle.net/10722/247395 |
ISSN | 2023 Impact Factor: 1.8 2023 SCImago Journal Rankings: 0.509 |
ISI Accession Number ID |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Jaiswal, MK | - |
dc.contributor.author | So, HKH | - |
dc.date.accessioned | 2017-10-18T08:26:35Z | - |
dc.date.available | 2017-10-18T08:26:35Z | - |
dc.date.issued | 2018 | - |
dc.identifier.citation | Circuits, Systems, and Signal Processing, 2018, v. 37 n. 1, p. 383-407 | - |
dc.identifier.issn | 0278-081X | - |
dc.identifier.uri | http://hdl.handle.net/10722/247395 | - |
dc.description.abstract | A hardware architecture for quadruple precision floating point division arithmetic with multi-precision support is presented. Division is an important yet far more complex arithmetic operation than addition and multiplication, which demands significant amount of hardware resources for a complete implementation. The proposed architecture also supports the processing of single-, double-, and double-extended precision computations with varied latency. An iterative multiplicative-based architecture for multi-precision quadruple precision division is proposed with small size and promising performance. The proposed mantissa division architecture, the most complex sub-unit, employs a series expansion methodology of division. The architecture follows the standard state-of-the-art flow for floating point division arithmetic with normal as well as subnormal processing. The proposed division architecture is synthesized using UMC 90nm ASIC standard cell library. It is also demonstrated using a Xilinx FPGA-based implementation which is integrated with a wide integer multiplier for mantissa division further optimized for FPGA implementations facilitating the built-in DSP blocks efficiently. When compared to existing quadruple precision divider available in the literature, the proposed architecture has 25% equivalent area saving, 2 × improvement in latency with improved speed on FPGA platform; and it has more than 50% area saving, 3 × improvement in latency-throughput with better speed on ASIC platform. | - |
dc.language | eng | - |
dc.publisher | Birkhaeuser Boston. The Journal's web site is located at http://link.springer.de/link/service/journals/00034/ | - |
dc.relation.ispartof | Circuits, Systems, and Signal Processing | - |
dc.subject | Quadruple precision arithmetic | - |
dc.subject | Division | - |
dc.subject | ASIC | - |
dc.subject | FPGA | - |
dc.subject | Iterative architecture | - |
dc.title | An Unified Architecture for Single, Double, Double-Extended, and Quadruple Precision Division | - |
dc.type | Article | - |
dc.identifier.email | Jaiswal, MK: manishkj@hku.hk | - |
dc.identifier.email | So, HKH: hso@eee.hku.hk | - |
dc.identifier.authority | So, HKH=rp00169 | - |
dc.description.nature | link_to_subscribed_fulltext | - |
dc.identifier.doi | 10.1007/s00034-017-0559-9 | - |
dc.identifier.scopus | eid_2-s2.0-85040026177 | - |
dc.identifier.hkuros | 280269 | - |
dc.identifier.volume | 37 | - |
dc.identifier.issue | 1 | - |
dc.identifier.spage | 383 | - |
dc.identifier.epage | 407 | - |
dc.identifier.isi | WOS:000419472400018 | - |
dc.publisher.place | United States | - |
dc.identifier.issnl | 0278-081X | - |