File Download
There are no files associated with this item.
Links for fulltext
(May Require Subscription)
- Publisher Website: 10.1109/JEDS.2019.2959713
- Scopus: eid_2-s2.0-85077809839
- WOS: WOS:000506597300007
Supplementary
- Citations:
- Appears in Collections:
Article: Superjunction Power Transistors with Interface Charges: A Case Study for GaN
Title | Superjunction Power Transistors with Interface Charges: A Case Study for GaN |
---|---|
Authors | |
Keywords | device simulation gallium nitride interface charges interface impurities Power electronics power semiconductor devices semiconductor device modeling superjunction |
Issue Date | 2020 |
Citation | IEEE Journal of the Electron Devices Society, 2020, v. 8, p. 42-48 How to Cite? |
Abstract | Recent progress in p-GaN trench-filling epitaxy has shown promise for the demonstration of GaN superjunction (SJ) devices. However, the presence of n-type interface charges at the regrowth interfaces has been widely observed. These interface charges pose great challenges to the design and performance evaluation of SJ devices. This work presents an analytical model for SJ devices with interface charges for the first time. In our model, two approaches are proposed to compensate interface charges, by the modulation of the SJ doping or the SJ geometry. Based on our model, an analytical study is conducted for GaN SJ transistors, revealing the design windows and optimal values of doping concentration and pillar width as a function of interface charge density. Finally, TCAD simulation is performed for vertical GaN SJ transistors, which validated our analytical model. Our results show that, with optimal designs, interface charges would only induce small degradation in the performance of GaN SJ devices. However, with the increased interface charge density, the design windows for pillar width and doping concentration become increasingly narrow and the upper limit in the pillar width window reduces quickly. When the interface charge density exceeds sim 3times 10{12} cm-2, the design window of pillar width completely falls into the sub-micron range, indicating significant difficulties in fabrication. Vertical GaN SJ transistors with interface charges retain great advantages over conventional GaN power transistors, but have narrower design windows and require different design rules compared to ideal GaN SJ devices. |
Persistent Identifier | http://hdl.handle.net/10722/335345 |
ISI Accession Number ID |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Ma, Yunwei | - |
dc.contributor.author | Xiao, Ming | - |
dc.contributor.author | Zhang, Ruizhe | - |
dc.contributor.author | Wang, Han | - |
dc.contributor.author | Zhang, Yuhao | - |
dc.date.accessioned | 2023-11-17T08:25:06Z | - |
dc.date.available | 2023-11-17T08:25:06Z | - |
dc.date.issued | 2020 | - |
dc.identifier.citation | IEEE Journal of the Electron Devices Society, 2020, v. 8, p. 42-48 | - |
dc.identifier.uri | http://hdl.handle.net/10722/335345 | - |
dc.description.abstract | Recent progress in p-GaN trench-filling epitaxy has shown promise for the demonstration of GaN superjunction (SJ) devices. However, the presence of n-type interface charges at the regrowth interfaces has been widely observed. These interface charges pose great challenges to the design and performance evaluation of SJ devices. This work presents an analytical model for SJ devices with interface charges for the first time. In our model, two approaches are proposed to compensate interface charges, by the modulation of the SJ doping or the SJ geometry. Based on our model, an analytical study is conducted for GaN SJ transistors, revealing the design windows and optimal values of doping concentration and pillar width as a function of interface charge density. Finally, TCAD simulation is performed for vertical GaN SJ transistors, which validated our analytical model. Our results show that, with optimal designs, interface charges would only induce small degradation in the performance of GaN SJ devices. However, with the increased interface charge density, the design windows for pillar width and doping concentration become increasingly narrow and the upper limit in the pillar width window reduces quickly. When the interface charge density exceeds sim 3times 10{12} cm-2, the design window of pillar width completely falls into the sub-micron range, indicating significant difficulties in fabrication. Vertical GaN SJ transistors with interface charges retain great advantages over conventional GaN power transistors, but have narrower design windows and require different design rules compared to ideal GaN SJ devices. | - |
dc.language | eng | - |
dc.relation.ispartof | IEEE Journal of the Electron Devices Society | - |
dc.subject | device simulation | - |
dc.subject | gallium nitride | - |
dc.subject | interface charges | - |
dc.subject | interface impurities | - |
dc.subject | Power electronics | - |
dc.subject | power semiconductor devices | - |
dc.subject | semiconductor device modeling | - |
dc.subject | superjunction | - |
dc.title | Superjunction Power Transistors with Interface Charges: A Case Study for GaN | - |
dc.type | Article | - |
dc.description.nature | link_to_subscribed_fulltext | - |
dc.identifier.doi | 10.1109/JEDS.2019.2959713 | - |
dc.identifier.scopus | eid_2-s2.0-85077809839 | - |
dc.identifier.volume | 8 | - |
dc.identifier.spage | 42 | - |
dc.identifier.epage | 48 | - |
dc.identifier.eissn | 2168-6734 | - |
dc.identifier.isi | WOS:000506597300007 | - |