File Download
There are no files associated with this item.
Links for fulltext
(May Require Subscription)
- Publisher Website: 10.1109/IEDM45625.2022.10019552
- Scopus: eid_2-s2.0-85147529004
- WOS: WOS:000968800700208
- Find via
Supplementary
- Citations:
- Appears in Collections:
Conference Paper: Nearly Ideal Subthreshold Swing in Monolayer MoS Top-Gate nFETs with Scaled EOT of 1 nm
Title | Nearly Ideal Subthreshold Swing in Monolayer MoS Top-Gate nFETs with Scaled EOT of 1 nm |
---|---|
Authors | |
Issue Date | 2022 |
Citation | Technical Digest - International Electron Devices Meeting, IEDM, 2022, v. 2022-December, p. 741-744 How to Cite? |
Abstract | Transistor scaling enabled by gate length scaling requires EOT scaling to less than 1 nm thickness [1]. This work successfully integrates Hf-based ALD higher-k dielectrics with CVD-grown monolayer (1L) MoS2 to build top-gate nFET with EOT 1 nm with nearly ideal subthreshold swing of 68 mV/dec. The gate stack described here achieves a high varepsilon-{ mathrm{e} mathrm{f} mathrm{f}} 13.53, a large mathrm{E}-{ mathrm{B} mathrm{D}} 12.4MV/cm, and excellent leakage current density. This is a remarkable performance among reported gate dielectrics on the transition metal dichalcogenides (TMDs) on which it is notoriously difficult to deposit a pinhole-free dielectric. |
Persistent Identifier | http://hdl.handle.net/10722/335438 |
ISSN | 2023 SCImago Journal Rankings: 1.047 |
ISI Accession Number ID |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Lee, Tsung En | - |
dc.contributor.author | Su, Yuan Chun | - |
dc.contributor.author | Lin, Bo Jiun | - |
dc.contributor.author | Chen, Yi Xuan | - |
dc.contributor.author | Yun, Wei Sheng | - |
dc.contributor.author | Ho, Po Hsun | - |
dc.contributor.author | Wang, Jer Fu | - |
dc.contributor.author | Su, Sheng Kai | - |
dc.contributor.author | Hsu, Chen Feng | - |
dc.contributor.author | Mao, Po Sen | - |
dc.contributor.author | Chang, Yu Cheng | - |
dc.contributor.author | Chien, Chao Hsin | - |
dc.contributor.author | Liu, Bo Heng | - |
dc.contributor.author | Su, Chien Ying | - |
dc.contributor.author | Kei, Chi Chung | - |
dc.contributor.author | Wang, Han | - |
dc.contributor.author | Philip Wong, H. S. | - |
dc.contributor.author | Lee, T. Y. | - |
dc.contributor.author | Chang, Wen Hao | - |
dc.contributor.author | Cheng, Chao Ching | - |
dc.contributor.author | Radu, Iuliana P. | - |
dc.date.accessioned | 2023-11-17T08:25:54Z | - |
dc.date.available | 2023-11-17T08:25:54Z | - |
dc.date.issued | 2022 | - |
dc.identifier.citation | Technical Digest - International Electron Devices Meeting, IEDM, 2022, v. 2022-December, p. 741-744 | - |
dc.identifier.issn | 0163-1918 | - |
dc.identifier.uri | http://hdl.handle.net/10722/335438 | - |
dc.description.abstract | Transistor scaling enabled by gate length scaling requires EOT scaling to less than 1 nm thickness [1]. This work successfully integrates Hf-based ALD higher-k dielectrics with CVD-grown monolayer (1L) MoS2 to build top-gate nFET with EOT 1 nm with nearly ideal subthreshold swing of 68 mV/dec. The gate stack described here achieves a high varepsilon-{ mathrm{e} mathrm{f} mathrm{f}} 13.53, a large mathrm{E}-{ mathrm{B} mathrm{D}} 12.4MV/cm, and excellent leakage current density. This is a remarkable performance among reported gate dielectrics on the transition metal dichalcogenides (TMDs) on which it is notoriously difficult to deposit a pinhole-free dielectric. | - |
dc.language | eng | - |
dc.relation.ispartof | Technical Digest - International Electron Devices Meeting, IEDM | - |
dc.title | Nearly Ideal Subthreshold Swing in Monolayer MoS Top-Gate nFETs with Scaled EOT of 1 nm | - |
dc.type | Conference_Paper | - |
dc.description.nature | link_to_subscribed_fulltext | - |
dc.identifier.doi | 10.1109/IEDM45625.2022.10019552 | - |
dc.identifier.scopus | eid_2-s2.0-85147529004 | - |
dc.identifier.volume | 2022-December | - |
dc.identifier.spage | 741 | - |
dc.identifier.epage | 744 | - |
dc.identifier.isi | WOS:000968800700208 | - |