File Download
Links for fulltext
(May Require Subscription)
- Publisher Website: 10.1109/FPL.2008.4629987
- Scopus: eid_2-s2.0-54949136167
Supplementary
-
Citations:
- Scopus: 0
- Appears in Collections:
Conference Paper: Direct sigma-delta modulated signal processing in FPGA
Title | Direct sigma-delta modulated signal processing in FPGA |
---|---|
Authors | |
Keywords | Computer hardware description languages Field programmable gate arrays (fpga) Frequency multiplying circuits Signal processing Clock frequencies |
Issue Date | 2008 |
Publisher | IEEE. |
Citation | The International Conference on Field Programmable Logic and Applications (FPL 2008), Heidelberg, Germany, 8-10 September 2008. In Proceedings of FPL, 2008, p. 475-478 How to Cite? |
Abstract | The effectiveness of implementing bit-stream signal processing (BSSP) multiplier circuits in FPGAs, in terms of hardware resources and clock frequency, is presented. In particular, the result of realizing BSSP multipliers on FPGA architectures that utilize 6-input lookup tables (LUTs) is compared against architectures that utilize 4-input LUTs. It is found that architectures featuring 6-input LUTs suit well in BSSP applications where wide combinatorial paths are common. Furthermore, the performance of a BSSP multiplier is compared against conventional parallel multipliers in terms of LUT resource requirements. For a given resource requirement, it is found that an over-sampling ratio of less than 32 is required for a BSSP multiplier to outperform its parallel counterpart. ©2008 IEEE. |
Persistent Identifier | http://hdl.handle.net/10722/61965 |
ISBN | |
References |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Ng, CW | en_HK |
dc.contributor.author | Wong, N | en_HK |
dc.contributor.author | So, HKH | en_HK |
dc.contributor.author | Ng, TS | en_HK |
dc.date.accessioned | 2010-07-13T03:51:08Z | - |
dc.date.available | 2010-07-13T03:51:08Z | - |
dc.date.issued | 2008 | en_HK |
dc.identifier.citation | The International Conference on Field Programmable Logic and Applications (FPL 2008), Heidelberg, Germany, 8-10 September 2008. In Proceedings of FPL, 2008, p. 475-478 | en_HK |
dc.identifier.isbn | 978-1-4244-1960-9 | - |
dc.identifier.uri | http://hdl.handle.net/10722/61965 | - |
dc.description.abstract | The effectiveness of implementing bit-stream signal processing (BSSP) multiplier circuits in FPGAs, in terms of hardware resources and clock frequency, is presented. In particular, the result of realizing BSSP multipliers on FPGA architectures that utilize 6-input lookup tables (LUTs) is compared against architectures that utilize 4-input LUTs. It is found that architectures featuring 6-input LUTs suit well in BSSP applications where wide combinatorial paths are common. Furthermore, the performance of a BSSP multiplier is compared against conventional parallel multipliers in terms of LUT resource requirements. For a given resource requirement, it is found that an over-sampling ratio of less than 32 is required for a BSSP multiplier to outperform its parallel counterpart. ©2008 IEEE. | en_HK |
dc.language | eng | en_HK |
dc.publisher | IEEE. | - |
dc.relation.ispartof | Proceedings of the International Conference on Field Programmable Logic and Applications, FPL 2008 | en_HK |
dc.rights | ©2008 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. | - |
dc.subject | Computer hardware description languages | - |
dc.subject | Field programmable gate arrays (fpga) | - |
dc.subject | Frequency multiplying circuits | - |
dc.subject | Signal processing | - |
dc.subject | Clock frequencies | - |
dc.title | Direct sigma-delta modulated signal processing in FPGA | en_HK |
dc.type | Conference_Paper | en_HK |
dc.identifier.openurl | http://library.hku.hk:4550/resserv?sid=HKU:IR&issn=978-1-4244-1960-9&volume=&spage=475&epage=478&date=2008&atitle=Direct+sigma-delta+modulated+signal+processing+in+FPGA | - |
dc.identifier.email | Wong, N:nwong@eee.hku.hk | en_HK |
dc.identifier.email | So, HKH:hso@eee.hku.hk | en_HK |
dc.identifier.email | Ng, TS:tsng@eee.hku.hk | en_HK |
dc.identifier.authority | Wong, N=rp00190 | en_HK |
dc.identifier.authority | So, HKH=rp00169 | en_HK |
dc.identifier.authority | Ng, TS=rp00159 | en_HK |
dc.description.nature | published_or_final_version | - |
dc.identifier.doi | 10.1109/FPL.2008.4629987 | en_HK |
dc.identifier.scopus | eid_2-s2.0-54949136167 | en_HK |
dc.identifier.hkuros | 164749 | en_HK |
dc.relation.references | http://www.scopus.com/mlt/select.url?eid=2-s2.0-54949136167&selection=ref&src=s&origin=recordpage | en_HK |
dc.identifier.spage | 475 | en_HK |
dc.identifier.epage | 478 | en_HK |
dc.description.other | The International Conference on Field Programmable Logic and Applications (FPL 2008), Heidelberg, Germany, 8-10 September 2008. In Proceedings of FPL, 2008, p. 475-478 | - |
dc.identifier.scopusauthorid | Ng, CW=36747471300 | en_HK |
dc.identifier.scopusauthorid | Wong, N=35235551600 | en_HK |
dc.identifier.scopusauthorid | So, HKH=10738896800 | en_HK |
dc.identifier.scopusauthorid | Ng, TS=7402229975 | en_HK |