File Download
Links for fulltext
(May Require Subscription)
- Publisher Website: 10.1109/EDSSC.2008.4760739
- Scopus: eid_2-s2.0-63249129221
Supplementary
-
Citations:
- Scopus: 0
- Appears in Collections:
Conference Paper: Threshold-voltage instability of polymer thin-film transistor under gate-bias and drain-bias stresses
Title | Threshold-voltage instability of polymer thin-film transistor under gate-bias and drain-bias stresses |
---|---|
Authors | |
Keywords | Threshold-voltage shift Stress effect Stability Polymer thin-film transistors |
Issue Date | 2008 |
Publisher | IEEE. The Journal's web site is located at http://ieeexplore.ieee.org/xpl/conhome.jsp?punumber=1000853 |
Citation | The 2008 IEEE International Conference on Electron Devices and Solid-State Circuits (EDSSC), Hong Kong, China, 8-10 December 2008. In Conference Proceedings, 2008, p. 1-4 How to Cite? |
Abstract | Polymer thin-film transistors (PTFTs) based on MEH-PPV semiconductor are fabricated by spin-coating process and characterized. Gate-bias and drain-bias stress effects at room temperature are observed in the devices. The saturation current decreases and the threshold voltage shifts toward negative direction upon the gate-bias stress. However, the saturation current increases and the threshold voltage shifts toward positive direction upon the drain-bias stress. For variable bias stress conditions, carrier mobility is almost unchanged. The results suggest that the origin of threshold-voltage shift upon negative gate-bias stress is predominantly associated with holes trapped within the SiO 2 gate dielectric or at the SiO 2/Si interface due to hotcarrier emission under high gate-bias stress, while time-dependent charge trapping into the deep trap states in the channel region is responsible for the drain-bias stress effect in the PTFTs. © 2008 IEEE. |
Persistent Identifier | http://hdl.handle.net/10722/62095 |
ISBN | |
References |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | Liu, Y | en_HK |
dc.contributor.author | Yu, JL | en_HK |
dc.contributor.author | Lai, PT | en_HK |
dc.contributor.author | Wang, ZX | en_HK |
dc.contributor.author | Han, J | en_HK |
dc.contributor.author | Liao, R | en_HK |
dc.date.accessioned | 2010-07-13T03:53:47Z | - |
dc.date.available | 2010-07-13T03:53:47Z | - |
dc.date.issued | 2008 | en_HK |
dc.identifier.citation | The 2008 IEEE International Conference on Electron Devices and Solid-State Circuits (EDSSC), Hong Kong, China, 8-10 December 2008. In Conference Proceedings, 2008, p. 1-4 | en_HK |
dc.identifier.isbn | 978-1-4244-2540-2 | - |
dc.identifier.uri | http://hdl.handle.net/10722/62095 | - |
dc.description.abstract | Polymer thin-film transistors (PTFTs) based on MEH-PPV semiconductor are fabricated by spin-coating process and characterized. Gate-bias and drain-bias stress effects at room temperature are observed in the devices. The saturation current decreases and the threshold voltage shifts toward negative direction upon the gate-bias stress. However, the saturation current increases and the threshold voltage shifts toward positive direction upon the drain-bias stress. For variable bias stress conditions, carrier mobility is almost unchanged. The results suggest that the origin of threshold-voltage shift upon negative gate-bias stress is predominantly associated with holes trapped within the SiO 2 gate dielectric or at the SiO 2/Si interface due to hotcarrier emission under high gate-bias stress, while time-dependent charge trapping into the deep trap states in the channel region is responsible for the drain-bias stress effect in the PTFTs. © 2008 IEEE. | en_HK |
dc.language | eng | en_HK |
dc.publisher | IEEE. The Journal's web site is located at http://ieeexplore.ieee.org/xpl/conhome.jsp?punumber=1000853 | - |
dc.relation.ispartof | IEEE Conference on Electron Devices and Solid-State Circuits Proceedings | en_HK |
dc.rights | ©2008 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE. | - |
dc.subject | Threshold-voltage shift | en_HK |
dc.subject | Stress effect | en_HK |
dc.subject | Stability | en_HK |
dc.subject | Polymer thin-film transistors | en_HK |
dc.title | Threshold-voltage instability of polymer thin-film transistor under gate-bias and drain-bias stresses | en_HK |
dc.type | Conference_Paper | en_HK |
dc.identifier.email | Lai, PT: laip@eee.hku.hk | en_HK |
dc.identifier.authority | Lai, PT=rp00130 | en_HK |
dc.description.nature | published_or_final_version | - |
dc.identifier.doi | 10.1109/EDSSC.2008.4760739 | en_HK |
dc.identifier.scopus | eid_2-s2.0-63249129221 | en_HK |
dc.identifier.hkuros | 164341 | en_HK |
dc.relation.references | http://www.scopus.com/mlt/select.url?eid=2-s2.0-63249129221&selection=ref&src=s&origin=recordpage | en_HK |
dc.identifier.spage | 1 | - |
dc.identifier.epage | 4 | - |
dc.publisher.place | United States | - |
dc.identifier.scopusauthorid | Liao, R=36655841600 | en_HK |
dc.identifier.scopusauthorid | Han, J=25642775400 | en_HK |
dc.identifier.scopusauthorid | Wang, ZX=35207091700 | en_HK |
dc.identifier.scopusauthorid | Lai, PT=7202946460 | en_HK |
dc.identifier.scopusauthorid | Yu, JL=35207754800 | en_HK |
dc.identifier.scopusauthorid | Liu, YR=36062331200 | en_HK |
dc.customcontrol.immutable | sml 140527 | - |