File Download

There are no files associated with this item.

  Links for fulltext
     (May Require Subscription)
Supplementary

Conference Paper: Effects of NO annealing on the characteristics of GaN MIS capacitor

TitleEffects of NO annealing on the characteristics of GaN MIS capacitor
Authors
Issue Date2006
Citation
2006 25Th International Conference On Microelectronics, Miel 2006 - Proceedings, 2006, p. 561-564 How to Cite?
AbstractAn ultra-thin thermally-grown GaO xN y was formed between deposited SiO 2 dielectric and GaN wafer to improve the interface quality. The interface-trap density at 0.4 eV below the conduction-band edge was reduced by one order compared with that of a sample without the stacked GaO x N y. NO annealing was conducted on both SiO 2/GaN and SiO 2/GaO x N y/GaN MIS structures, and turned out to effectively suppress the oxide charges. The sample with stacked GaO xN y annealed in NO achieved the lowest oxide-charge density (Q ox) of 1.7×10 11 cm -2 eV -1; Qox of the one without stacked GaO x N y annealed in NO was 9.5 ×10 11 cm- 2 eV- 1; those samples not annealed in NO got high Q ox of 8×10 12 cm -2 eV -1, with or without stacked GaO xN y. Moreover, NO annealing was found to effectively reduce border traps. The interface quality was improved on both the sample with the GaO xN y interlayer annealed in nitrogen and the non-stacked sample annealed in NO. The breakdown field and leakage current of the gate dielectrics were also compared in this work. © 2006 IEEE.
Persistent Identifierhttp://hdl.handle.net/10722/98802
References

 

DC FieldValueLanguage
dc.contributor.authorLin, Len_HK
dc.contributor.authorLai, PTen_HK
dc.contributor.authorLau, KMen_HK
dc.date.accessioned2010-09-25T18:02:56Z-
dc.date.available2010-09-25T18:02:56Z-
dc.date.issued2006en_HK
dc.identifier.citation2006 25Th International Conference On Microelectronics, Miel 2006 - Proceedings, 2006, p. 561-564en_HK
dc.identifier.urihttp://hdl.handle.net/10722/98802-
dc.description.abstractAn ultra-thin thermally-grown GaO xN y was formed between deposited SiO 2 dielectric and GaN wafer to improve the interface quality. The interface-trap density at 0.4 eV below the conduction-band edge was reduced by one order compared with that of a sample without the stacked GaO x N y. NO annealing was conducted on both SiO 2/GaN and SiO 2/GaO x N y/GaN MIS structures, and turned out to effectively suppress the oxide charges. The sample with stacked GaO xN y annealed in NO achieved the lowest oxide-charge density (Q ox) of 1.7×10 11 cm -2 eV -1; Qox of the one without stacked GaO x N y annealed in NO was 9.5 ×10 11 cm- 2 eV- 1; those samples not annealed in NO got high Q ox of 8×10 12 cm -2 eV -1, with or without stacked GaO xN y. Moreover, NO annealing was found to effectively reduce border traps. The interface quality was improved on both the sample with the GaO xN y interlayer annealed in nitrogen and the non-stacked sample annealed in NO. The breakdown field and leakage current of the gate dielectrics were also compared in this work. © 2006 IEEE.en_HK
dc.languageengen_HK
dc.relation.ispartof2006 25th International Conference on Microelectronics, MIEL 2006 - Proceedingsen_HK
dc.titleEffects of NO annealing on the characteristics of GaN MIS capacitoren_HK
dc.typeConference_Paperen_HK
dc.identifier.emailLai, PT:laip@eee.hku.hken_HK
dc.identifier.authorityLai, PT=rp00130en_HK
dc.description.naturelink_to_subscribed_fulltext-
dc.identifier.doi10.1109/ICMEL.2006.1651018en_HK
dc.identifier.scopuseid_2-s2.0-77956503129en_HK
dc.identifier.hkuros120802en_HK
dc.relation.referenceshttp://www.scopus.com/mlt/select.url?eid=2-s2.0-77956503129&selection=ref&src=s&origin=recordpageen_HK
dc.identifier.spage561en_HK
dc.identifier.epage564en_HK
dc.identifier.scopusauthoridLin, L=8642604900en_HK
dc.identifier.scopusauthoridLai, PT=7202946460en_HK
dc.identifier.scopusauthoridLau, KM=7401559968en_HK

Export via OAI-PMH Interface in XML Formats


OR


Export to Other Non-XML Formats