File Download

There are no files associated with this item.

  Links for fulltext
     (May Require Subscription)
Supplementary

Conference Paper: On the design, control, and use of a reconfigurable heterogeneous multi-core system-on-a-chip

TitleOn the design, control, and use of a reconfigurable heterogeneous multi-core system-on-a-chip
Authors
KeywordsFPGA
Heterogeneous multi-core
Network-on-chip (NoC)
Parallel processing
Reconfigurable computing
System-on-a-chip (SoC)
Issue Date2008
Citation
Ipdps Miami 2008 - Proceedings Of The 22Nd Ieee International Parallel And Distributed Processing Symposium, Program And Cd-Rom, 2008 How to Cite?
AbstractWith the continued progress in VLSI technologies, we can integrate numerous cores in a single billion-transistor chip to build a multi-core system-on-a-chip (SoC). This also brings great challenges to traditional parallel programming as to how we can increase the performance of applications with increased number of cores. In this paper, we meet the challenges using a novel approach. Specifically, we propose a reconfigurable heterogeneous multi-core system. Under our proposed system, in addition to conventional processor cores, we introduce dynamically reconfigurable accelerator cores to boost the performance of applications. We have built a prototype of the system using FPGAs. Experimental evaluation demonstrates significant system efficiency of the proposed heterogeneous multi-core system in terms of computation and power consumption. ©2008 IEEE.
Persistent Identifierhttp://hdl.handle.net/10722/99386
References

 

DC FieldValueLanguage
dc.contributor.authorKwok, TTOen_HK
dc.contributor.authorKwok, YKen_HK
dc.date.accessioned2010-09-25T18:27:53Z-
dc.date.available2010-09-25T18:27:53Z-
dc.date.issued2008en_HK
dc.identifier.citationIpdps Miami 2008 - Proceedings Of The 22Nd Ieee International Parallel And Distributed Processing Symposium, Program And Cd-Rom, 2008en_HK
dc.identifier.urihttp://hdl.handle.net/10722/99386-
dc.description.abstractWith the continued progress in VLSI technologies, we can integrate numerous cores in a single billion-transistor chip to build a multi-core system-on-a-chip (SoC). This also brings great challenges to traditional parallel programming as to how we can increase the performance of applications with increased number of cores. In this paper, we meet the challenges using a novel approach. Specifically, we propose a reconfigurable heterogeneous multi-core system. Under our proposed system, in addition to conventional processor cores, we introduce dynamically reconfigurable accelerator cores to boost the performance of applications. We have built a prototype of the system using FPGAs. Experimental evaluation demonstrates significant system efficiency of the proposed heterogeneous multi-core system in terms of computation and power consumption. ©2008 IEEE.en_HK
dc.languageengen_HK
dc.relation.ispartofIPDPS Miami 2008 - Proceedings of the 22nd IEEE International Parallel and Distributed Processing Symposium, Program and CD-ROMen_HK
dc.subjectFPGAen_HK
dc.subjectHeterogeneous multi-coreen_HK
dc.subjectNetwork-on-chip (NoC)en_HK
dc.subjectParallel processingen_HK
dc.subjectReconfigurable computingen_HK
dc.subjectSystem-on-a-chip (SoC)en_HK
dc.titleOn the design, control, and use of a reconfigurable heterogeneous multi-core system-on-a-chipen_HK
dc.typeConference_Paperen_HK
dc.identifier.emailKwok, YK:ykwok@eee.hku.hken_HK
dc.identifier.authorityKwok, YK=rp00128en_HK
dc.description.naturelink_to_subscribed_fulltext-
dc.identifier.doi10.1109/IPDPS.2008.4536165en_HK
dc.identifier.scopuseid_2-s2.0-51049104450en_HK
dc.identifier.hkuros149386en_HK
dc.relation.referenceshttp://www.scopus.com/mlt/select.url?eid=2-s2.0-51049104450&selection=ref&src=s&origin=recordpageen_HK
dc.identifier.scopusauthoridKwok, TTO=7006475931en_HK
dc.identifier.scopusauthoridKwok, YK=7101857718en_HK
dc.identifier.citeulike11025672-

Export via OAI-PMH Interface in XML Formats


OR


Export to Other Non-XML Formats