File Download

There are no files associated with this item.

  Links for fulltext
     (May Require Subscription)
Supplementary

Conference Paper: Practical design of a computation and energy efficient hardware task scheduler in embedded reconfigurable computing systems

TitlePractical design of a computation and energy efficient hardware task scheduler in embedded reconfigurable computing systems
Authors
Issue Date2006
Citation
20Th International Parallel And Distributed Processing Symposium, Ipdps 2006, 2006, v. 2006 How to Cite?
AbstractBy utilizing massively parallel circuit design in FPGAs, the overall system efficiency, in terms of computation efficiency and energy efficiency, can be greatly enhanced by offloading some computation-intensive tasks which are originally executed in the instruction set processor to the. FPGA fabric. In essence, a hardware task scheduler is needed. However, most of the work in the literature considers scheduling algorithms which are. unable or difficult to be implemented using the design flows in current development platform. Moreover, little of the work takes energy consumption into consideration. In this paper, we present the design of a hardware task scheduler which takes energy consumption into consideration, and can be readily implemented using current design flows. © 2006 IEEE.
Persistent Identifierhttp://hdl.handle.net/10722/99576
References

 

DC FieldValueLanguage
dc.contributor.authorKwok, TTOen_HK
dc.contributor.authorKwok, YKen_HK
dc.date.accessioned2010-09-25T18:36:00Z-
dc.date.available2010-09-25T18:36:00Z-
dc.date.issued2006en_HK
dc.identifier.citation20Th International Parallel And Distributed Processing Symposium, Ipdps 2006, 2006, v. 2006en_HK
dc.identifier.urihttp://hdl.handle.net/10722/99576-
dc.description.abstractBy utilizing massively parallel circuit design in FPGAs, the overall system efficiency, in terms of computation efficiency and energy efficiency, can be greatly enhanced by offloading some computation-intensive tasks which are originally executed in the instruction set processor to the. FPGA fabric. In essence, a hardware task scheduler is needed. However, most of the work in the literature considers scheduling algorithms which are. unable or difficult to be implemented using the design flows in current development platform. Moreover, little of the work takes energy consumption into consideration. In this paper, we present the design of a hardware task scheduler which takes energy consumption into consideration, and can be readily implemented using current design flows. © 2006 IEEE.en_HK
dc.languageengen_HK
dc.relation.ispartof20th International Parallel and Distributed Processing Symposium, IPDPS 2006en_HK
dc.titlePractical design of a computation and energy efficient hardware task scheduler in embedded reconfigurable computing systemsen_HK
dc.typeConference_Paperen_HK
dc.identifier.emailKwok, YK:ykwok@eee.hku.hken_HK
dc.identifier.authorityKwok, YK=rp00128en_HK
dc.description.naturelink_to_subscribed_fulltext-
dc.identifier.doi10.1109/IPDPS.2006.1639488en_HK
dc.identifier.scopuseid_2-s2.0-33847093933en_HK
dc.identifier.hkuros120660en_HK
dc.relation.referenceshttp://www.scopus.com/mlt/select.url?eid=2-s2.0-33847093933&selection=ref&src=s&origin=recordpageen_HK
dc.identifier.volume2006en_HK
dc.identifier.scopusauthoridKwok, TTO=7006475931en_HK
dc.identifier.scopusauthoridKwok, YK=7101857718en_HK

Export via OAI-PMH Interface in XML Formats


OR


Export to Other Non-XML Formats