File Download
Links for fulltext
(May Require Subscription)
- Publisher Website: 10.1109/ACCESS.2021.3055947
- Scopus: eid_2-s2.0-85100796888
- WOS: WOS:000637169700001
- Find via
Supplementary
- Citations:
- Appears in Collections:
Article: Efficient Hardware Realization of a New Variable Regularized PAST Algorithm With Multiple Deflation
Title | Efficient Hardware Realization of a New Variable Regularized PAST Algorithm With Multiple Deflation |
---|---|
Authors | |
Keywords | Forgetting factor FPGA hardware implementation projection approximation subspace tracking |
Issue Date | 2021 |
Publisher | Institute of Electrical and Electronics Engineers: Open Access Journals. The Journal's web site is located at http://ieeexplore.ieee.org/xpl/mostRecentIssue.jsp?punumber=6287639 |
Citation | IEEE Access, 2021, v. 9, p. 35240-35255 How to Cite? |
Abstract | This paper proposes a new variant of the projection approximation subspace tracking (PAST) algorithm with multiple deflation (MD) and its efficient hardware architecture. It extends the PAST with deflation (PAST-d) algorithm by performing multiple deflations at each step and relies on a recently introduced variable forgetting factor, and variable regularized PAST algorithm to improve the overall convergence rate, steady-state error, and numerical properties. It shares the same simple hardware structure of the PAST-d algorithm in pipeline realization but offering a more flexible tradeoff between complexity and performance. Moreover, methods for estimating the eigenvalues and the dimension of the signal subspace are proposed. Novel simplifications of the proposed variable forgetting factor (VFF) and variable regularization (VR) PAST-MD algorithm are also developed to avoid the expensive cubic root and division operations involved to facilitate its hardware implementation. Moreover, a combined data-regularization update is introduced to avoid the additional QR decomposition (QRD) update associated with the regularization, at the expense of very slight performance degradation. A novel pipelined hardware implementation of the simplified VFF-VR-PAST-MD algorithm based on the QRD and the COordinate Rotation DIgital Computer (CORDIC) is also proposed and implemented in Xilinx field programmable gate array (FPGA). Thanks to the proposed “root- and division- free” schemes, our proposed architecture can achieve around 20.2% higher working speed and save 1.9% lookup tables (LUTs), 1.8% slice register, and 22.8% digital signal processors (DSPs) over conventional implementation of the proposed architecture. Compared to the previous work, which is based on PAST-d algorithm, the proposed QRD-based algorithms offer better performance and a more flexible tradeoff between hardware resources and performance. |
Persistent Identifier | http://hdl.handle.net/10722/307873 |
ISSN | 2023 Impact Factor: 3.4 2023 SCImago Journal Rankings: 0.960 |
ISI Accession Number ID |
DC Field | Value | Language |
---|---|---|
dc.contributor.author | ZHAO, W | - |
dc.contributor.author | Chan, SC | - |
dc.contributor.author | LIN, JQ | - |
dc.date.accessioned | 2021-11-12T13:39:09Z | - |
dc.date.available | 2021-11-12T13:39:09Z | - |
dc.date.issued | 2021 | - |
dc.identifier.citation | IEEE Access, 2021, v. 9, p. 35240-35255 | - |
dc.identifier.issn | 2169-3536 | - |
dc.identifier.uri | http://hdl.handle.net/10722/307873 | - |
dc.description.abstract | This paper proposes a new variant of the projection approximation subspace tracking (PAST) algorithm with multiple deflation (MD) and its efficient hardware architecture. It extends the PAST with deflation (PAST-d) algorithm by performing multiple deflations at each step and relies on a recently introduced variable forgetting factor, and variable regularized PAST algorithm to improve the overall convergence rate, steady-state error, and numerical properties. It shares the same simple hardware structure of the PAST-d algorithm in pipeline realization but offering a more flexible tradeoff between complexity and performance. Moreover, methods for estimating the eigenvalues and the dimension of the signal subspace are proposed. Novel simplifications of the proposed variable forgetting factor (VFF) and variable regularization (VR) PAST-MD algorithm are also developed to avoid the expensive cubic root and division operations involved to facilitate its hardware implementation. Moreover, a combined data-regularization update is introduced to avoid the additional QR decomposition (QRD) update associated with the regularization, at the expense of very slight performance degradation. A novel pipelined hardware implementation of the simplified VFF-VR-PAST-MD algorithm based on the QRD and the COordinate Rotation DIgital Computer (CORDIC) is also proposed and implemented in Xilinx field programmable gate array (FPGA). Thanks to the proposed “root- and division- free” schemes, our proposed architecture can achieve around 20.2% higher working speed and save 1.9% lookup tables (LUTs), 1.8% slice register, and 22.8% digital signal processors (DSPs) over conventional implementation of the proposed architecture. Compared to the previous work, which is based on PAST-d algorithm, the proposed QRD-based algorithms offer better performance and a more flexible tradeoff between hardware resources and performance. | - |
dc.language | eng | - |
dc.publisher | Institute of Electrical and Electronics Engineers: Open Access Journals. The Journal's web site is located at http://ieeexplore.ieee.org/xpl/mostRecentIssue.jsp?punumber=6287639 | - |
dc.relation.ispartof | IEEE Access | - |
dc.rights | IEEE Access. Copyright © Institute of Electrical and Electronics Engineers: Open Access Journals. | - |
dc.rights | This work is licensed under a Creative Commons Attribution-NonCommercial-NoDerivatives 4.0 International License. | - |
dc.subject | Forgetting factor | - |
dc.subject | FPGA | - |
dc.subject | hardware implementation | - |
dc.subject | projection approximation | - |
dc.subject | subspace tracking | - |
dc.title | Efficient Hardware Realization of a New Variable Regularized PAST Algorithm With Multiple Deflation | - |
dc.type | Article | - |
dc.identifier.email | Chan, SC: scchan@eee.hku.hk | - |
dc.identifier.authority | Chan, SC=rp00094 | - |
dc.description.nature | published_or_final_version | - |
dc.identifier.doi | 10.1109/ACCESS.2021.3055947 | - |
dc.identifier.scopus | eid_2-s2.0-85100796888 | - |
dc.identifier.hkuros | 329439 | - |
dc.identifier.volume | 9 | - |
dc.identifier.spage | 35240 | - |
dc.identifier.epage | 35255 | - |
dc.identifier.isi | WOS:000637169700001 | - |
dc.publisher.place | United States | - |